0去购物车结算
购物车中还没有商品,赶紧选购吧!
当前位置: 图书分类 > 信息技术 > 电子科学与技术 > 超高频多速开关电容电路设计(影印)

相同语种的商品

浏览历史

超高频多速开关电容电路设计(影印)


联系编辑
 
标题:
 
内容:
 
联系方式:
 
  
超高频多速开关电容电路设计(影印)
  • 书号:9787030182494
    作者:潘森等编著
  • 外文书名:
  • 装帧:平装
    开本:B5
  • 页数:260
    字数:373000
    语种:英文
  • 出版社:科学出版社
    出版时间:2007-01-27
  • 所属分类:TN7 基本电子电路
  • 定价: ¥35.00元
    售价: ¥27.65元
  • 图书介质:

  • 购买数量: 件  缺货,请选择其他介质图书!
  • 商品总价:

相同系列
全选

内容介绍

样章试读

用户评论

全部咨询

  本书以具体实例为依托,详细阐述了作者所设计的一款性能优越、用途广泛的高频开关电容电路,并对该电路设计中所涉及的模拟CMOS集成电路设计的很多重要问题进行讲解。而这些问题并不仅限于该书所介绍的电路类型,而是在模拟集成电路设计中经常会遇到的一些典型问题,所以本书的参考价值可以扩展到更大的领域。更难能可贵的是作者所设计的这款电路的优越性能得到了实际芯片测试的验证,增加了本书的权威性。
样章试读
  • 暂时还没有任何用户评论
总计 0 个记录,共 1 页。 第一页 上一页 下一页 最末页

全部咨询(共0条问答)

  • 暂时还没有任何用户咨询内容
总计 0 个记录,共 1 页。 第一页 上一页 下一页 最末页
用户名: 匿名用户
E-mail:
咨询内容:

目录

  • Preface
    Acknowledgment
    List of Abbreviations
    List of Figures
    List of Tables
    1 INTRODUCTION
    1. High-Frequency Integrated Analog Filtering
    2. Multirate Switched-Capacitor Circuit Techniques
    3. Sampled-Data Interpolation Techniques
    4. Research Goals and Design Challenges
    2 IMPROVED MULTIRATE POLYPHASE-BASED INTERPOLATION STRUCTURES
    1. Introduction
    2. Conventional and Improved Analog Interpolation
    3. Polyphase Structures for Optimum-class Improved Analog Interpolation
    4. Multirate ADB Polyphase Structures
    4.1 Canonic and Non-Canonic ADB Realizations
    4.1.1 FIR System Response
    4.1.2 IIR System Response
    4.2 SC Circuit Architectures
    5. Low-Sensitivity Multirate IIR Structures
    5.1 Mixed Cascade/Parallel Form
    5.2 Extra-Ripple IIR Form
    6. Summary
    3 PRACTICAL MULTIRATE SC CIRCUIT DESIGN CONSIDERATIONS
    1. Introduction
    2. Power Consumption Analysis
    3. Capacitor-Ratio Sensitivity Analysis
    3.1 FIR Structure
    3.2 IIR Structure
    4. Finite Gain & Bandwidth Effects
    5. Input-Referred Offset Effects
    6. Phase Timing-Mismatch Effects
    6.1 Periodic Fixed Timing-Skew Effect
    6.2 Random Timing-Jitter Effects
    7. Noise Analysis
    8. Summary
    4 GAIN- AND OFFSET- COMPENSATION FOR MULTIRATE SC CIRCUITS
    1. Introduction
    2. Autozeroing and Correlated-Double Sampling Techniques
    3. AZ and CDS SC Delay Blocks with Mismatch-Free Property
    3.1 SC Delay Block Architectures
    3.2 Gain and Offset Errors - Expressions and Simulation Verification
    3.3 Multi-Unit Delay Implementations
    4. AZ and CDS SC Accumulators
    4.1 SC Accumulator Architectures
    4.2 Gain and Offset Errors - Expressions and Simulation Verification
    5. Design Examples
    6. Speed and Power Considerations
    7. Summary
    5 DESIGN OF A 108 MHZ MULTISTAGE SC VIDEO INTERPOLATING FILTER
    1. Introduction
    2. Optimum Architecture Design
    2.1 Multistage Polyphase Structure with Half-Band Filtering
    2.2 Spread-Reduction Scheme
    2.3 Coefficient-Sharing Techniques
    3. Circuit Design
    3.1 l(st)-Stage
    3.2 2(nd)-and 3(rd)-Stage
    3.3 Digital Clock Phase Generation
    4. Circuit Layout
    5. Simulation Results
    5.1 Behavioral Simulations
    5.2 Circuit-Level Simulations
    6. Summary
    6 DESIGN OF A 320 MHz FREQUENCY-TRANSLATED SC BANDPASSINTERPOLATING FILTER
    1. Introduction
    2. Prototype System-Level Design
    2.1 Multi-notch FIR Transfer Function
    2.2 Time-Interleaved Serial ADB Polyphase Structure withAutozeroing
    3. Prototype Circuit-Level Design
    3.1 Autozeroing ADB and Accumulator
    3.2 High-Speed Multiplexer
    3.3 Overall SC Circuit Architecture
    3.4 Telescopic opamp with Wide-Swing Biasing
    3.5 nMOS Switches
    3.6 Noise Calculation
    3.7 I/0 Circuitry
    3.8 Low Timing-Skew Clock Generation
    4. Layout Considerations
    4.1 Device and Path Matching
    4.2 Substrate and Supply Noise Decoupling
    4.3 Shielding
    4.4 Floor Plan
    5. Simulation Results
    5.1 Opamp Simulations
    5.2 Filter Behavioral Simulations
    5.3 Filter Transistor-Level and Post-Layout Simulations
    6. Summary
    7 EXPERIMENTAL RESULTS
    1. Introduction
    2. PCB Design
    2.1 Floor Plan
    2.2 Power Supplies and Decoupling
    2.3 Biasing Currents
    2.4 Input and Output Network
    3. Measurement Setup and Results
    3.1 Frequency Response
    3.2 Time-Domain Signal Waveforms
    3.3 One-Tone Signal Spectrum
    3.4 Two-Tone Intermodulation Distortion
    3.5 THD and IM3 vs. Input Signal Level
    3.6 Noise Performance
    3.7 CMRR and PSRR
    4. Summary
    8 CONCLUSIONS
    APPENDIX 1 TIMING-MISMATCH ERRORS WITH NONUNIFORMLY HOLDING EFFECTS
    1. Spectrum Expressions for IU-ON(SH)and IN-CON(SH)
    1.1 IU-ON(SH)
    1.2 IN-CON(SH)
    2. Closed Form SINAD Expression for IU-ON(SH)and IN- CON(SH)
    2.1 IU-ON(SH)
    2.2 IN-CON(SH)
    3. Closed Form SFDR Expression for IN-CON(SH)systems
    4. Spectrum Correlation of IN-OU(IS)and IU-ON(SH)
    APPENDIX 2 NOISE ANALYSIS FOR SC ADB DELAY LINE AND POLYPHASE SUBFILTERS
    1. Output Noise of ADB Delay Line
    2. Output Noise of Polyphase Subfilters
    2.1 Using TSI Input Coefficient SC Branches
    2.2 Using OFR Input Coefficient SC Branches
    APPENDIX 3 GAIN, PHASE AND OFFSET ERRORS FOR GOC MF SC DELAY CIRCUIT I AND J
    1. GOC MF SC Delay Circuit I
    2. GOC MF SC Delay Circuit J
帮助中心
公司简介
联系我们
常见问题
新手上路
发票制度
积分说明
购物指南
配送方式
配送时间及费用
配送查询说明
配送范围
快递查询
售后服务
退换货说明
退换货流程
投诉或建议
版权声明
经营资质
营业执照
出版社经营许可证